

## PhD in INGEGNERIA DELL'INFORMAZIONE / INFORMATION TECHNOLOGY - 39th cycle

**Research Area n. 1 - Computer Science and Engineering** 

PNRR 117 Research Field: DESIGN METHODOLOGIES FOR INTEGRATING DIGITAL IN-MEMORY COMPUTING IN MICROPROCESSOR ARCHITECTURES FOR DEEP LEARNING

| Monthly net income of PhDscholarship (max 36 months)                                                 |  |  |
|------------------------------------------------------------------------------------------------------|--|--|
| € 1400.0                                                                                             |  |  |
| In case of a change of the welfare rates during the three-year period, the amount could be modified. |  |  |



|                                                                                        | However, it is crucial to define and optimize the System-<br>on-Chip architecture by assessing the tradeoffs between<br>performance, area, and power consumption while<br>considering constraints unique to the Deep Learning<br>domain because of its significant market volumes and<br>complexity. The main objective of this PhD research is to<br>devise an innovative design methodology for system-level<br>modeling and design space exploration (DSE) that can<br>achieve these tradeoffs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                        | There are also various DSE options to be investigated on<br>how D-IMC tiles can be integrated into a System-on-Chip<br>for edge devices: approaches that couple such D-IMC<br>tiles either loosely- or tightly-couped to the Central<br>Processing Unit. Another step further in the PhD program<br>is the integration into a microprocessor datapath which<br>could use the functionality provided by the D-IMC tiles<br>similar to the functional units used for arithmetic<br>operations such as a Multiply-Accumulator (MAC) unit.<br>In this context, the PhD thesis will investigate design<br>space exploration of various coupling and integration<br>approaches together with an in-deep study of the<br>implications on the required instruction set extensions,<br>programming tool support, achievable performance, and<br>power efficiency. During the PhD program, all these topics<br>will be further investigated, and integration of D-IMC tiles<br>in existing microprocessors (like the open-hardware<br>RISC-V architecture) could be specified at the instruction<br>set level and integrated in the processor pipeline (such as<br>tightly-coupled memories replacement or additional data-<br>path) to validate what processing performance and power<br>efficiency level could be achieved that outperform the<br>current state-of-the-art, while preserving system cost<br>within the budget required for TinyML edge devices. |
| Methods and techniques that will be<br>developed and used to carry out the<br>research | Develop design techniques to combine DIMC tiles either<br>loosely- or tightly-couped to the central processing unit.<br>Develop design techniques of a RISC-V based data-path<br>and their function units to directly exploit the functionality<br>provided by DIMC tiles.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



|                                   | System-level modeling and exploration techniques to<br>evaluate design tradeoffs and tune System-on-Chip<br>platforms with respect to various metrics associated with a<br>system configuration such as performance, area and<br>power consumption.                 |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                   | Acquire and/or consolidate knowledge and/or practical skills around:                                                                                                                                                                                                |
| Educational objectives            | <ul> <li>¿ Modeling and simulation at the system-on-chip level</li> <li>¿ Hardware architectural definition and exploration</li> <li>¿ Design of experiments and Machine-Learning models</li> <li>¿ Analysis and design for power/performance tradeoffs.</li> </ul> |
| Job opportunities                 | The research proposal addresses an output profile that<br>responds to the needs of the edge-computing industry for<br>technical experts in the design and the development of<br>next generation digital systems to accelerate Deep<br>Learning applications.        |
| Composition of the research group | 1 Full Professors<br>2 Associated Professors<br>0 Assistant Professors<br>3 PhD Students                                                                                                                                                                            |
| Name of the research directors    | Cristina Silvano                                                                                                                                                                                                                                                    |

Contacts

cristina.silvano@polimi.it 0223993692 https://silvano.faculty.polimi.it/

| Additional support - Financial aid per PhD student per year (gross amount) |  |  |
|----------------------------------------------------------------------------|--|--|
| Housing - Foreign Students                                                 |  |  |
| Housing - Out-of-town residents<br>(more than 80Km out of Milano)          |  |  |

| Scholarship Increase for a period abroad |         |  |
|------------------------------------------|---------|--|
| Amount monthly                           | 700.0 € |  |
| By number of months                      | 6       |  |

## National Operational Program for Research and Innovation

## POLITECNICO DI MILANO



| Company where the candidate will attend the stage (name and brief description)                             | STMICROELECTRONICS S.R.L. |
|------------------------------------------------------------------------------------------------------------|---------------------------|
| By number of months at the company                                                                         | 6                         |
| Institution or company where the<br>candidate will spend the period abroad<br>(name and brief description) | ETH Zurich                |
| By number of months abroad                                                                                 | 6                         |

Additional information: educational activity, teaching assistantship, computer availability, desk availability, any other information

EDUCATIONAL ACTIVITIES (purchase of study books and material, including computers, funding for participation in courses, summer schools, workshops and conferences): financial aid per PhD student.

TEACHING ASSISTANTSHIP: availability of funding in recognition of supporting teaching activities by the PhD student There are various forms of financial aid for activities of support to the teaching practice. The PhD student is encouraged to take part in these activities, within the limits allowed by the regulations.

COMPUTER AVAILABILITY: individual use.

DESK AVAILABILITY: individual use.